# COMP 364 / 464 High Performance Computing

### **HPC CPU Architectures:**

Pipelining, Cache and Memory hierarchy

COMP 364/464: High Performance Computing

This topic lays the groundwork for serious work in performance optimization. It covers performance-related hardware topics, especially caches and memory subsystems. The primary focus is on a single Central Processing Unit (CPU); the corresponding material for parallel systems (admittedly at a higher level) appears in L1 and L2.

### Von Neumann Architecture

- Instruction decode: determine operation and operands
- Get operands from memory
- Perform operation
- Write results back
- Continue with next instruction

COMP 364/464: High Performance Computing

2

Von Neumann: single data stream and single instruction stream. Everything in lock-step. Only one thing can happen at a time. Big bottleneck (at modern speeds) is waiting for memory operations.

### **Contemporary Architecture**

- Multiple operations simultaneously "in flight"
  - Decode, memory fetch, execute
- Operands can be in memory, cache, registers
  - Cache hierarchy tries to reduce the memory bottleneck.
- Results may need to be coordinated with other processing elements.
- · Operations can be performed speculatively

COMP 364/464: High Performance Computing

2

"Speculative" in this context means that operations may be completed before the results are needed; they are available in case they are needed, and are discarded otherwise. Some processors (e.g. the Xeon Phi KNC coprocessor) do not support this capability. Examples are evaluating both sides of a conditional if shallow. Prevents stall. Better to throw away a FLOP than stall the whole pipeline.



The slide shows a schematic of a single Opteron core. For a top-level view of six-core chip (labeled with overlays) see:

http://www.google.com/imgres?imgurl=http%3A%2F%2Fhothardware.com%2Fnewsimages%2Fltem14534%2FMagny Cours.jpg&imgrefurl=http%3A%2F%2Fhothardware.com%2FNews%2FAMD-Customers-Demand-More-

<u>Cores%2F&docid=SyBUCF97FQBUUM&tbnid=RcT0GpPCIS4CMM&w=500&h=344&ei=H067Ud2</u> oFbO30QHwp4DwCg&ved=0CAkQxiAwBw&iact=rics

For a view of the chip without overlays see:

http://www.google.com/imgres?imgurl=http://www.dvhardware.net/news/amd\_opteron\_istan\_bul\_die.jpg&imgrefurl=http://forums.overclockers.com.au/showthread.php?t=845484&docid=c rWLbmeYL\_uwuM&tbnid=-p4-

<u>JfRZUCRhxM&w=500&h=665&ei=H067Ud2oFbO30QHwp4DwCg&ved=0CAMQxiAwAQ&iact=ric</u>
<u>s</u>

### **Functional Units**

- <u>Traditional</u>: One instruction at a time
- Modern: Multiple floating point units
  - Example: fused multiply-add (FMA)
    x[i] <-- c\*x[i] + y[i]</pre>
- Peak performance is several ops/clock cycle
  - up to 4 on Xeon CPUs
  - Up to 8 on Xeon Phi Knights Landing (KNL)
- This is usually very hard --perhaps impossible-- to obtain!

COMP 364/464: High Performance Computing

5

See <a href="http://en.wikipedia.org/wiki/SAXPY">http://en.wikipedia.org/wiki/SAXPY</a> for related material. In a classical SAXPY or DAXPY, the value of c is scalar. In the FMA implemented on the Intel Xeon Phi Vector Processor Unit (VPU), all three of c, x, and y are vectors. 4 and 8 on the Intel products is because of SIMD vector units.

# **Pipelining**

- A single pipelined instruction takes several clock cycles (or periods CP) to complete
- Subdivide an instruction:
  - Fetch
  - Decode
  - Execute
  - Write-back
- Pipeline: separate piece of hardware for each subdivision

6

• Compare to assembly line

COMP 364/464: High Performance Computing

Each operation is handled by a separate (dedicated) piece of hardware.

# **Instruction Pipeline**

- The "instruction pipeline" is all of the processing steps (also called segments) that an instruction must pass through to be "executed"
- Instruction decoding
- Calculate operand address
- Fetch operands
- Send operands to functional units
- Write results back
- · Find next instruction
- ... As long as instructions (and their data) follow each other predictably everything is fine.

COMP 364/464: High Performance Computing



CP = clock period or cycle period ... 1/(clock frequency)

# Pipeline Analysis: $n_{1/2}$

- If we have s segments and n operations, it would take sn CP (i.e., time) to complete without pipelining.
- With pipelining it becomes *s+n-1+q* where *q* is some setup time ... let's say *q=1*
- Asymptotic rate is 1 result per clock cycle
- With *n* operations, actual rate is *n*/(*s*+*n*)
- This is half of the asymptotic rate if s=n
- The  $n_{1/2}$  parameter is a useful hardware metric to judge how many operations we need to push in sequence (e.g., loop length) to achieve "good" performance.

COMP 364/464: High Performance Computing

9

n\_1/2 is used as a description of the available parallelism and efficiency of the architecture and the algorithm running.



The deeper the pipeline, the more costly is a stall or mis-prediction. Modern Xeon cores have 14-19 stage pipelines. Diminishing return on depth.



Interesting graphic depiction of instruction pipelining with a some problem decoding the instruction in cycle 3. Perhaps it depends on the result from the green instruction so it can't proceed.

### **Memory Hierarchies**

- Memory (DRAM) is too slow to keep up with the processor
  - 100 to 1000 cycles latency before data arrives
  - Data stream may give 1/4 floating-point numbers/cycle but processors want 2 or 3 per cycle!
- It's possible to build faster memory but the cost is huge.
- Cache (SRAM) is small amount of fast memory and is a compromise between speed and cost.
  - Even that is split into slower (cheaper) and faster (expensive) in a heirarchy.

COMP 364/464: High Performance Computing

12

An oversimplified characterization of this slide's message: "flops are free". The spirit of this admittedly exaggerated expression: computations take place so fast these days that it's very hard to feed them data fast enough to keep them satisfied. The long pole in the tent is no longer flops -- it's more about data locality and movement.

FPUs need 2-3 FP/cycle for basic operations such as y <- c\*x + y

FLOP/word is a useful metric to determine the FP intensity of an algorithm. Higher intensity means less reliant on memory bandwidth and generally gives better efficiency.

# Memory Hierarchies (cont)

- Memory is divided into different levels:
  - Registers
  - Caches
  - Main Memory
- Memory is accessed through the hierarchy
  - registers when possible
  - ... then the caches
  - ... then main memory
- Closer to core is faster. Performance boosted by using data that's close (and fast).

COMP 364/464: High Performance Computing



L3 is common on multi-core platforms. This is shared across all cores.



Broadwell Xeon (last commercial core) uses 14nm.

# Latency and Bandwidth

- The two most important terms related to performance for memory subsystems and for networks are:
  - 1. Latency
    - How long does it take to retrieve a word of memory once we're asked for it? (response delay)
    - Units are generally nanoseconds or clock periods (CP).
    - Sometimes addresses are predictable: compiler will schedule the fetch early (prefetch) ... predictable memory access is good!
  - 2. Bandwidth
    - What fast can data continuously be read (written) once the message is started? (i.e., the sustained rate)
    - Units are B/sec (MB/sec, GB/sec, etc.)

COMP 364/464: High Performance Computing

# Implications of Latency and Bandwidth: Little's Law

- Memory loads can depend on each other: loading the result of a previous operation.
  - Another common indirection: read address of data and then read data
- Two such loads have to be separated by at least the memory latency to avoid a stall
- In order not to waste bandwidth, at least "latency many items" have to be under way at all times, and they have to be independent
- Little's law: Concurrency = Bandwidth x Latency
  - We need this many items in flight to saturate the CPU.

COMP 364/464: High Performance Computing

17

Little's Law is actually a well known result in queuing theory. See <a href="http://www.davidhbailey.com/dhbpapers/little.pdf">http://www.davidhbailey.com/dhbpapers/little.pdf</a> for a nice discussion. A potentially helpful and enjoyable non-computational metaphor for Little's Law appears in <a href="http://web.mit.edu/sgraves/www/papers/Little's%20Law-Published.pdf">http://web.mit.edu/sgraves/www/papers/Little's%20Law-Published.pdf</a>.

That states L = (lambda) W: L = average # of items in the queue. Lambda = average # of items arriving per unit time W = average wait time for an item

Quick way to estimate how many memory operations must be 'in flight' in order to saturate the CPU. Depends on the algorithm and the hardware. Good way to see if your algorithm is efficient.

# Latency Hiding & GPUs

- Finding parallelism is sometimes called `latency hiding': load data early to hide latency
- GPUs do latency hiding by spawning many threads (recall CUDA SIMD programming): *SIMT*
- It's not uncommon to run 1000+ threads per core on a GPU.
   Hopefully, at least 1 thread's data is ready to compute every
  - Requires very fast context switching and scheduling (both hardware based).
- This is also why we refer to GPUs as throughput-optimized platforms v. latency-optimized for CPUs.

COMP 364/464: High Performance Computing

### How Good Are GPUs?

- Reports of 400x speedup!
- Memory bandwidth is about 6x better (CPU are catching up)
- CPU peak speed hard to attain:
  - Not parallel across multiple cores, lose factor 4-16x
  - Failure to pipeline floating point unit: lose factor ~4x
  - Use of multiple floating point units: another ~2x
  - Not using vector units: another ~4x
- But GPUs aren't easy to program, often harder than CPUs
  - 100x more "cores" to program in parallel!
  - If your algorithm won't scale to 16 threads, it certainly won't scale on 2,880 cores on high-end GPUs.

COMP 364/464: High Performance Computing

19

Regarding "[r]eports of 400x speedup" -- critics sometimes argue that these claims are misleading. The argument is that extreme multiples are comparing optimized GPU code vs. non-optimized host code (because the GPU optimizations do not benefit the non-GPU host code). In contrast, the process of optimizing code for the Xeon Phi MIC coprocessor usually benefits the performance of code on the host.

The Memory Subsystem in Detail

COMP 364/464: High Performance Computing



x87 is float-point unit (FPU). GP = general purpose. SSE = vector registers.

# Registers

- Processor instructions operate on registers directly
  - have assembly language names like:
    - eax, ebx, ecx, etc.
  - sample instruction:

addl %eax, %edx

• Separate instructions and registers for floating-point operations

COMP 364/464: High Performance Computing

### Caches

- Between the CPU registers and main memory
- L1 Data Cache (DCache): Data cache closest to registers
- L1 Instruction Cache (ICache): Instruction cache to hold the program.
- L2 Cache: Secondary cache, stores both data and instructions
  - Data from L2 has to go through L1 to registers
  - L2 is ~10 times larger than L1
  - Generally private for each core
- Some systems (most HPC/server CPUs) have an L3 cache, ~10x larger than L2, and shared across all cores.
  - Xeon Phi KNL does not have this!

COMP 364/464: High Performance Computing

### Cache Line

- The smallest unit of data transferred between main memory and the caches (or between levels of cache; every cache has its own line size)
- N sequentially-stored, multi-byte words (usually N=8 or 16).
- If we request one word on a cache line, we get the whole line
  - Try to use the other items; you've already paid for them in bandwidth
  - Sequential access good, "strided" access ok, random access bad for high performance, especially if items are never in cache.

COMP 364/464: High Performance Computing

# **Main Memory**

- Cheapest form of DRAM
- Also the slowest (ignoring long-life I/O systems)
  - lowest bandwidth
  - highest latency
- Unfortunately most of our data lives out here

COMP 364/464: High Performance Computing

# Multi-Core Chips

- What is a processor? Instead, talk of "socket" and "core"
- Cores have separate L1, shared (or not) L2 cache, shared L3 cache, shared main memory
  - Hybrid shared/distributed model
- Cache coherency problem: conflicting access to duplicated cache lines.
  - This is a major challenge to high core counts and consumes a lot of power and resources.

COMP 364/464: High Performance Computing

# Typical Latencies and Bandwidths in a Memory Hierarchy Registers Latency Bandwidth L1 Cache ~5 CP \* ~2 W/CP L2 Cache ~15 CP \* ~1 W/CP Memory ~300 CP \* ~0.25 W/CP Dist. Mem. ~10000 CP \* ~0.01 W/CP

<sup>&</sup>quot;CP" means "clock periods" or cycles. .. The CPU frequency.



What is the width of these connections?

"FSB" means "Front-Side Bus" -- it connects main memory to L2 cache. There are other equivalent terms (and FSB tends to be Intel-specific). See <a href="http://en.wikipedia.org/wiki/Front-side">http://en.wikipedia.org/wiki/Front-side</a> bus for more info. It's rather obsolete now but the 'new tech' is not much different.

# Cache and Register Access

- Access is transparent to the programmer ...
  - data is in a register or in cache or in memory
  - Loaded from the closest level where it's found
  - processor/cache controller/MMU hides cache access from the programmer
- ... but you can influence it:
  - Access variable x (that puts it in L1), then access 100k of data, access x again: it will probably be gone from cache
  - If you use an element twice, don't wait too long or it'll be gone.
  - If you loop over data, try to take chunks of less than cache size
  - C/C++ ... consider declaring register variables (only a suggestion to the compiler, and it's no panacea, and it doesn't work as well as it used to. Perhaps I should stop recommending this by now.)

COMP 364/464: High Performance Computing

29

memory management unit (MMU)

# Register Use

- y[i] can be kept in register
- Declaration is only a suggestion to the compiler
- Compiler can often figure this out itself!

```
for (i = 0; i < m; i++)
  for (j = 0; j < n; j++)
    y[i] = y[i] + a[i][j]*x[j];</pre>
```

```
for (i = 0; i < m; i++)
{
    register double s = 0.0;
    for (j = 0; j < n; j++)
        s = s + a[i][j]*x[j];
    y[i] = y[i] + s;
}</pre>
```

COMP 364/464: High Performance Computing

# Hits, Misses, Thrashing

- Cache hit
  - location referenced is found in the cache
- Cache miss
  - location referenced is not found in cache
  - triggers access to the next higher cache or memory
- Cache thrashing
  - Two data elements can be mapped to the same cache line: loading the second "evicts" the first
  - Now what if this code is in a loop? "thrashing": really bad for performance

COMP 364/464: High Performance Computing

# Cache Mapping

- Because each memory level is smaller than the next-closer level, data must be mapped
- Types of mapping
  - Direct
  - Set associative
  - Fully associative

COMP 364/464: High Performance Computing

# Direct Mapped Caches Direct mapped cache: A block from main memory can go in exactly one place in the cache. This is called direct mapped because there is direct mapping from any block address in memory to a single location in the cache. Typically modulo calculation (e.g., use on the lower 16-bits of address). Cache Main Memory COMP 364/464: High Performance Computing

# **Direct Mapped Caches**

- If the cache size is  $N_c$  and it is divided into k lines, then each cache line is  $N_c$  / k in size
- If the main memory size is  $N_m$ , memory is then divided into  $N_m$  /  $(N_c$  / k) blocks that are mapped into each of the k cache lines
- Means that each cache line is associated with particular regions of memory

COMP 364/464: High Performance Computing

34

Are these blocks contiguous? In other words, is assignment done by dropping leading or trailing bits?

### **Direct Mapping Example**

- Memory is 4G: 32 bits
- Cache is 64KB (or 8k double's): 16 bits needed to address 64KB of memory.
- Map 32-bit address to 16-bit by taking lower 16 bits
- · Why lower?
- How many different memory locations map to the same cache location?
- If you walk through a double array and i and i+k map to the same cache location, what is k?

COMP 364/464: High Performance Computing

35

"(why last)?" -- Why does a direct mapped cache use the LOWER sixteen bits instead of the first? Answer: if it used the first 16 bits, the a block of contiguous main memory would get allocated to the same cache location, which would more or less defeat any benefit to having multiple cache locations.

 $k = (2^16 \text{ bytes addressable}) / (8 \text{ bytes / word}) = 8192 \text{ words}$ 

How many different memory locations map to the same cache location? For this example, (which is typical of a 32 bit architecture), all 32 bit addresses that end in the same 16 bits will map to the same cache line. There are 2^16=65,536 different values available for the first 16 bits. But remember: but a given 8-byte word uses 8 address locations.

"What is k?" -- for what value(s) of k do stride k accesses map to the same cache line? Answer: Any multiple of  $2^16$  bytes, which means  $(2^16)/8 = 8192$  double precision words. This is the reason that multi-dimensional arrays (or several 1d arrays) with dimensions that are large multiples of 2 can be a problem. Imagine three arrays a, b, and c, all of length 8192. Then the operation c[i] = a[i] + b[i] would involve three numbers that map to the same cache location! See slide 34.

# The Problem With Direct Mapping

• Example: cache size  $64k=2^{16}$  byte double a[8192], b[8192]; = 8192 words

for (i = 0; i < n; i++) a[i] = b[i];

- a[0] and b[0] are mapped to the same cache location
- Cache line is 4 words
- Thrashing:
  - b[0]..b[3] loaded to cache, to register
  - a[0]..a[3] loaded, gets new value, kicks b[0]..b[3] out of cache
  - b[1] requested, so b[0]..b[3] loaded
  - a[1] requested, loaded, kicks b[0..3] out

COMP 364/464: High Performance Computing

# Fully Associative Caches Fully associative cache: A block from main memory can be placed in any location in the cache. This is called fully associative because a block in main memory may be associated with any entry in the cache. Requires lookup table ... which is another type of memory. Cache Main Memory COMP 364/464: High Performance Computing

# **Fully Associative Caches**

- Ideal situation
- Any memory location can be associated with any cache line
- Cost prohibitive

COMP 364/464: High Performance Computing



### **Set Associative Caches**

- Direct-mapped caches are 1-way set-associative caches
- For a k-way set-associative cache, each memory region can be associated with *k* cache lines
- Fully associative is k-way with k the number of cache lines

COMP 364/464: High Performance Computing

### **Intel Woodcrest Caches**

- L1
  - 32 KB
  - 8-way set associative
  - 64 byte line size
- L2
  - 4 MB
  - 8-way set associative
  - 64 byte line size

COMP 364/464: High Performance Computing

41

### Really? Cache line size the same?

Technically, Woodcrest is the (former) product name of an early version of the Intel Xeon product line. Practically speaking "Woodcrest cache" is a plausible way to describe the cache technology in Stampede's Xeon E5 hosts.

# **Caches and Shared Memory**

- Processors (cores) have private and shared cache.
- What if two cores have a private copy of the same item?
  - Both reading: no problem.
  - Both writing: problem!
- Cache coherence: hardware mechanism to ensure that private copies are always current

COMP 364/464: High Performance Computing

# Translation Look-Aside Buffer (TLB)

- Translates between logical space that each program has and actual memory addresses
- Memory organized in 'small pages' that are a few KB in size
- Memory requests go through the TLB, normally very fast
- Pages that are not tracked through the TLB can be found through the 'page table': much slower
  - jumping between more pages than the TLB can track has a performance penalty.
- This illustrates the need for *spatial locality* ... try to use (and reuse) memory that is close together.

COMP 364/464: High Performance Computing

## Prefetch

- Hardware tries to detect if you load regularly spaced data:
- "prefetch stream"
- This can be programmed in software, often only with assembly code ... so left to the compiler in most cases.

COMP 364/464: High Performance Computing

# Theoretical Analysis of Performance

- Given the different speeds of memory and processor, the questions are:
  - Does my algorithm exploit all these caches?
  - Can it do so theoretically?
  - Does it in practice?

COMP 364/464: High Performance Computing

### Data Reuse

- Performance is limited by data transfer rate
- High performance if data items are used multiple times
- Example: vector addition  $x_i = x_i + y_i$ : 1 flop, 3 mem accesses
- Example: inner product  $s=s+x_1*y_i$ : 2 flop, 2 mem access -s in register; no write to memory

COMP 364/464: High Performance Computing

### Data Reuse: Matrix-Matrix Product

• Matrix-matrix product:  $2n^3$  flop's,  $2n^2$  memory op's

```
for (i = 0; i < n; i++)
  for (j = 0; j < n; j++)
  {
   double s = 0;
   for (k = 0; k < n; k++)
      s = s + a[i][k]*b[k][j];

   c[i][j] = s;
}</pre>
Is there any data reuse in this algorithm?
```

COMP 364/464: High Performance Computing

### Data Reuse: Matrix-Matrix Product

- Matrix-matrix product:  $2n^3$  ops,  $2n^2$  data
- If it can be programmed right, this can overcome the bandwidth/cpu speed gap
- Again only theoretically: naïve implementation inefficient
- Do not code this yourself: use mkl or some other optimized algorithm!

COMP 364/464: High Performance Computing

48

"...use mkl..." -- MKL is Intel's Math Kernel Library (<a href="http://software.intel.com/en-us/intel-mkl">http://software.intel.com/en-us/intel-mkl</a>). This library is especially important for Stamped because it supports the Xeon Phi MIC coprocessor in a number of important ways.

dgemm and sgemm are the names of the LAPACK-based routines that implement general matrix-matrix products in double and single precision respectively.

### Reuse Analysis: Matrix-Vector Product

```
for (i = 0; i < m; i++) {
  y[i] = 0;
  for (j = 0; j < n; j++)
    y[i] = y[i] + a[i][j]*x[j];
}</pre>
```

y[i] invariant but not reused: arrays get written back to memory, so 2 accesses just for y[i]

```
for (i = 0; i < m; i++) {
  double s = 0.0;
  for (j = 0; j < n; j++)
    s = s + a[i][j]*x[j];

y[i] = s;
}</pre>
```

s stays in register

COMP 364/464: High Performance Computing



- 1) Invert loop order: compiler will often change this if it can judge that the answer is the same and may be faster. What is fastest depends on matrix ordering. Row or column ordering ...
- 2) Same inversion but forces the issue. And stores x[j] in register.



Compiler often does the unrolling for you. And handles the extra at the end.

Other issues related to memory alignment not discussed here.

### Reuse Analysis<sup>(3):</sup> Matrix-Vector Product double \*a1 = &(a[0][0]);Further optimization: use pointer arithmetic instead double \*a2 = a1 + n;of indexing for (i = 0, ip = 0; i < m/2; i++) { double s1 = 0.0, s2 = 0.0; double \*xp = &x; for (j = 0; j < n; j++) { s1 = s1 + \*(a1++) \* \*xp;s2 = s2 + \*(a2++) \* \*(xp++);y[ip++] = s1; y[ip++] = s2;a1 += n; a2 += n; COMP 364/464: High Performance Computing 52

Performance improves but the code becomes hard to read. And some hand tuning can negate compiler optimizations!

# Locality

- Programming for high performance is based on spatial and temporal locality
- Temporal locality:
  - Group references to one item close together
- Spatial locality:
  - Group references to nearby memory items together

COMP 364/464: High Performance Computing

# **Temporal Locality**

- Use an item, use it again before it is flushed from register or cache:
  - Use item
  - Use small number of other data
  - Use item again

COMP 364/464: High Performance Computing

### 

Loop inversion common compiler optimization.

# **Spatial Locality**

- Use items close together
- Cache lines: if the cache line is already loaded, other elements are 'for free'
- TLB: don't jump more than 512 words too many times

COMP 364/464: High Performance Computing

56

Pages are often 4K

# Illustrations

COMP 364/464: High Performance Computing



## Cache Size

```
for (k = 0; k < NRUNS; k++) {
  for (blk = 0; blk < size; blk += L1size)
  for (j = 0; j < L1size; j++)
      x[blk+j] = 2.3 * x[blk+j] + 1.2;</pre>
```

- Data can sometimes be arranged to fit in cache:
- Cache blocking

COMP 364/464: High Performance Computing

# Cache Line Utilization for (i = 0, n = 0; i < Llwords; i++, n += Stride) array[n] = 2.3 \* array[n] + 1.2; • Same amount of data, but increasing stride • Increasing stride: more cache lines loaded, slower execution COMP 364/464: High Performance Computing 60



Running down the columns. i = row index



# of TLB misses 1000x higher. # of cycles 10x higher!

# Associativity

$$\forall_j \colon y_j = y_j + \sum_{i=1}^m x_{i,j}.$$

- Opteron: L1 DCache 64k = 4096 words
- Two-way associative, so m > 1 leads to conflicts:
- Cache misses/column goes up linearly
- (max: 7 terms, 35 cycles/column)



COMP 364/464: High Performance Computing

# Associativity

$$\forall_j \colon y_j = y_j + \sum_{i=1}^m x_{i,j}.$$

- Opteron: L1 cache 64k = 4096 words
- Allocate vectors with 4096 + 8 words: no conflicts: cache misses negligible
- (7 terms: 6 cycles/column)



COMP 364/464: High Performance Computing

# Further reading



- General page: http://www.tacc.utexas.edu/~eijkhout/istc/is tc.html
- Direct download: <u>http://tinyurl.com/EijkhoutHPC</u>
- Content presented here is based on content from "Parallel Computing for Science and Engineering course materials by The Texas Advanced Computing Center, 2013. Available under a Creative Commons Attribution Non-Commercial 3.0 Unported License"

COMP 364/464: High Performance Computing

We gratefully acknowledge the sponsorship of Chevron Corporation, whose generous support of TACC has made possible this Scientific Computing Curriculum and other student-focused initiatives.

### License

© The University of Texas at Austin, 2013

This work is licensed under the Creative Commons Attribution Non-Commercial 3.0 Unported License. To view a copy of this license, visit <a href="http://creativecommons.org/licenses/by-nc/3.0/">http://creativecommons.org/licenses/by-nc/3.0/</a>

When attributing this work, please use the following text: "Parallel Computing for Science and Engineering course materials by The Texas Advanced Computing Center, 2013. Available under a Creative Commons Attribution Non-Commercial 3.0 Unported License"

COMP 364/464: High Performance Computing



 $A = x * 2^q$ ,  $B = y * 2^p$ : fetch A and B, align exponents (shift), subtract aligned mantissa, normalize result (shift), write back result.